w11 - vhd 0.794
W11 CPU core and support modules
Loading...
Searching...
No Matches
sim Architecture Reference
Architecture >> sim

Processes

proc_moni 

Constants

sbaddr_portsel  slv8 := slv ( to_unsigned ( 8 , 8 ) )
clock_period  Delay_length := 10 ns
clock_offset  Delay_length := 200 ns
pcb_delay  Delay_length := 1 ns

Signals

CLKOSC  slbit := ' 0 '
CLKCOM  slbit := ' 0 '
CLKCOM_CYCLE  integer := 0
RESET  slbit := ' 0 '
CLKDIV  slv2 := " 00 "
RXDATA  slv8 := ( others = > ' 0 ' )
RXVAL  slbit := ' 0 '
RXERR  slbit := ' 0 '
RXACT  slbit := ' 0 '
TXDATA  slv8 := ( others = > ' 0 ' )
TXENA  slbit := ' 0 '
TXBUSY  slbit := ' 0 '
I_RXD  slbit := ' 1 '
O_TXD  slbit := ' 1 '
O_RTS_N  slbit := ' 0 '
I_CTS_N  slbit := ' 0 '
I_SWI  slv16 := ( others = > ' 0 ' )
I_BTN  slv5 := ( others = > ' 0 ' )
I_BTNRST_N  slbit := ' 1 '
O_LED  slv16 := ( others = > ' 0 ' )
O_RGBLED0  slv3 := ( others = > ' 0 ' )
O_RGBLED1  slv3 := ( others = > ' 0 ' )
O_ANO_N  slv8 := ( others = > ' 0 ' )
O_SEG_N  slv8 := ( others = > ' 0 ' )
TB_MEM_CE_N  slbit := ' 1 '
TB_MEM_BE_N  slv2 := ( others = > ' 1 ' )
TB_MEM_WE_N  slbit := ' 1 '
TB_MEM_OE_N  slbit := ' 1 '
TB_MEM_ADV_N  slbit := ' 1 '
TB_MEM_CLK  slbit := ' 0 '
TB_MEM_CRE  slbit := ' 0 '
TB_MEM_WAIT  slbit := ' 0 '
TB_MEM_ADDR  slv23 := ( others = > ' Z ' )
TB_MEM_DATA  slv16 := ( others = > ' 0 ' )
MM_MEM_CE_N  slbit := ' 1 '
MM_MEM_BE_N  slv2 := ( others = > ' 1 ' )
MM_MEM_WE_N  slbit := ' 1 '
MM_MEM_OE_N  slbit := ' 1 '
MM_MEM_ADV_N  slbit := ' 1 '
MM_MEM_CLK  slbit := ' 0 '
MM_MEM_CRE  slbit := ' 0 '
MM_MEM_WAIT  slbit := ' 0 '
MM_MEM_ADDR  slv23 := ( others = > ' Z ' )
MM_MEM_DATA  slv16 := ( others = > ' 0 ' )
R_PORTSEL_XON  slbit := ' 0 '

Instantiations

clkgen  simclk <Entity simclk>
clkgen_com  sfs_gsim_core <Entity sfs_gsim_core>
clkcnt  simclkcnt <Entity simclkcnt>
tbcore  tbcore_rlink <Entity tbcore_rlink>
n4core  tb_nexys4_core <Entity tb_nexys4_core>
uut  nexys4_cram_aif
busdly  simbididly <Entity simbididly>
mem  mt45w8mw16b <Entity mt45w8mw16b>
sermstr  serport_master_tb <Entity serport_master_tb>

Detailed Description

Definition at line 55 of file tb_nexys4_cram.vhd.

Member Function/Procedure/Process Documentation

◆ proc_moni()

proc_moni

Definition at line 237 of file tb_nexys4_cram.vhd.

Member Data Documentation

◆ CLKOSC

CLKOSC slbit := ' 0 '
Signal

Definition at line 57 of file tb_nexys4_cram.vhd.

◆ CLKCOM

CLKCOM slbit := ' 0 '
Signal

Definition at line 58 of file tb_nexys4_cram.vhd.

◆ CLKCOM_CYCLE

CLKCOM_CYCLE integer := 0
Signal

Definition at line 60 of file tb_nexys4_cram.vhd.

◆ RESET

RESET slbit := ' 0 '
Signal

Definition at line 62 of file tb_nexys4_cram.vhd.

◆ CLKDIV

CLKDIV slv2 := " 00 "
Signal

Definition at line 63 of file tb_nexys4_cram.vhd.

◆ RXDATA

RXDATA slv8 := ( others = > ' 0 ' )
Signal

Definition at line 64 of file tb_nexys4_cram.vhd.

◆ RXVAL

RXVAL slbit := ' 0 '
Signal

Definition at line 65 of file tb_nexys4_cram.vhd.

◆ RXERR

RXERR slbit := ' 0 '
Signal

Definition at line 66 of file tb_nexys4_cram.vhd.

◆ RXACT

RXACT slbit := ' 0 '
Signal

Definition at line 67 of file tb_nexys4_cram.vhd.

◆ TXDATA

TXDATA slv8 := ( others = > ' 0 ' )
Signal

Definition at line 68 of file tb_nexys4_cram.vhd.

◆ TXENA

TXENA slbit := ' 0 '
Signal

Definition at line 69 of file tb_nexys4_cram.vhd.

◆ TXBUSY

TXBUSY slbit := ' 0 '
Signal

Definition at line 70 of file tb_nexys4_cram.vhd.

◆ I_RXD

I_RXD slbit := ' 1 '
Signal

Definition at line 72 of file tb_nexys4_cram.vhd.

◆ O_TXD

O_TXD slbit := ' 1 '
Signal

Definition at line 73 of file tb_nexys4_cram.vhd.

◆ O_RTS_N

O_RTS_N slbit := ' 0 '
Signal

Definition at line 74 of file tb_nexys4_cram.vhd.

◆ I_CTS_N

I_CTS_N slbit := ' 0 '
Signal

Definition at line 75 of file tb_nexys4_cram.vhd.

◆ I_SWI

I_SWI slv16 := ( others = > ' 0 ' )
Signal

Definition at line 76 of file tb_nexys4_cram.vhd.

◆ I_BTN

I_BTN slv5 := ( others = > ' 0 ' )
Signal

Definition at line 77 of file tb_nexys4_cram.vhd.

◆ I_BTNRST_N

I_BTNRST_N slbit := ' 1 '
Signal

Definition at line 78 of file tb_nexys4_cram.vhd.

◆ O_LED

O_LED slv16 := ( others = > ' 0 ' )
Signal

Definition at line 79 of file tb_nexys4_cram.vhd.

◆ O_RGBLED0

O_RGBLED0 slv3 := ( others = > ' 0 ' )
Signal

Definition at line 80 of file tb_nexys4_cram.vhd.

◆ O_RGBLED1

O_RGBLED1 slv3 := ( others = > ' 0 ' )
Signal

Definition at line 81 of file tb_nexys4_cram.vhd.

◆ O_ANO_N

O_ANO_N slv8 := ( others = > ' 0 ' )
Signal

Definition at line 82 of file tb_nexys4_cram.vhd.

◆ O_SEG_N

O_SEG_N slv8 := ( others = > ' 0 ' )
Signal

Definition at line 83 of file tb_nexys4_cram.vhd.

◆ TB_MEM_CE_N

TB_MEM_CE_N slbit := ' 1 '
Signal

Definition at line 85 of file tb_nexys4_cram.vhd.

◆ TB_MEM_BE_N

TB_MEM_BE_N slv2 := ( others = > ' 1 ' )
Signal

Definition at line 86 of file tb_nexys4_cram.vhd.

◆ TB_MEM_WE_N

TB_MEM_WE_N slbit := ' 1 '
Signal

Definition at line 87 of file tb_nexys4_cram.vhd.

◆ TB_MEM_OE_N

TB_MEM_OE_N slbit := ' 1 '
Signal

Definition at line 88 of file tb_nexys4_cram.vhd.

◆ TB_MEM_ADV_N

TB_MEM_ADV_N slbit := ' 1 '
Signal

Definition at line 89 of file tb_nexys4_cram.vhd.

◆ TB_MEM_CLK

TB_MEM_CLK slbit := ' 0 '
Signal

Definition at line 90 of file tb_nexys4_cram.vhd.

◆ TB_MEM_CRE

TB_MEM_CRE slbit := ' 0 '
Signal

Definition at line 91 of file tb_nexys4_cram.vhd.

◆ TB_MEM_WAIT

TB_MEM_WAIT slbit := ' 0 '
Signal

Definition at line 92 of file tb_nexys4_cram.vhd.

◆ TB_MEM_ADDR

TB_MEM_ADDR slv23 := ( others = > ' Z ' )
Signal

Definition at line 93 of file tb_nexys4_cram.vhd.

◆ TB_MEM_DATA

TB_MEM_DATA slv16 := ( others = > ' 0 ' )
Signal

Definition at line 94 of file tb_nexys4_cram.vhd.

◆ MM_MEM_CE_N

MM_MEM_CE_N slbit := ' 1 '
Signal

Definition at line 96 of file tb_nexys4_cram.vhd.

◆ MM_MEM_BE_N

MM_MEM_BE_N slv2 := ( others = > ' 1 ' )
Signal

Definition at line 97 of file tb_nexys4_cram.vhd.

◆ MM_MEM_WE_N

MM_MEM_WE_N slbit := ' 1 '
Signal

Definition at line 98 of file tb_nexys4_cram.vhd.

◆ MM_MEM_OE_N

MM_MEM_OE_N slbit := ' 1 '
Signal

Definition at line 99 of file tb_nexys4_cram.vhd.

◆ MM_MEM_ADV_N

MM_MEM_ADV_N slbit := ' 1 '
Signal

Definition at line 100 of file tb_nexys4_cram.vhd.

◆ MM_MEM_CLK

MM_MEM_CLK slbit := ' 0 '
Signal

Definition at line 101 of file tb_nexys4_cram.vhd.

◆ MM_MEM_CRE

MM_MEM_CRE slbit := ' 0 '
Signal

Definition at line 102 of file tb_nexys4_cram.vhd.

◆ MM_MEM_WAIT

MM_MEM_WAIT slbit := ' 0 '
Signal

Definition at line 103 of file tb_nexys4_cram.vhd.

◆ MM_MEM_ADDR

MM_MEM_ADDR slv23 := ( others = > ' Z ' )
Signal

Definition at line 104 of file tb_nexys4_cram.vhd.

◆ MM_MEM_DATA

MM_MEM_DATA slv16 := ( others = > ' 0 ' )
Signal

Definition at line 105 of file tb_nexys4_cram.vhd.

◆ R_PORTSEL_XON

R_PORTSEL_XON slbit := ' 0 '
Signal

Definition at line 107 of file tb_nexys4_cram.vhd.

◆ sbaddr_portsel

sbaddr_portsel slv8 := slv ( to_unsigned ( 8 , 8 ) )
Constant

Definition at line 109 of file tb_nexys4_cram.vhd.

◆ clock_period

clock_period Delay_length := 10 ns
Constant

Definition at line 111 of file tb_nexys4_cram.vhd.

◆ clock_offset

clock_offset Delay_length := 200 ns
Constant

Definition at line 112 of file tb_nexys4_cram.vhd.

◆ pcb_delay

pcb_delay Delay_length := 1 ns
Constant

Definition at line 113 of file tb_nexys4_cram.vhd.

◆ clkgen

clkgen simclk
Instantiation

Definition at line 123 of file tb_nexys4_cram.vhd.

◆ clkgen_com

clkgen_com sfs_gsim_core
Instantiation

Definition at line 134 of file tb_nexys4_cram.vhd.

◆ clkcnt

clkcnt simclkcnt
Instantiation

Definition at line 136 of file tb_nexys4_cram.vhd.

◆ tbcore

tbcore tbcore_rlink
Instantiation

Definition at line 146 of file tb_nexys4_cram.vhd.

◆ n4core

n4core tb_nexys4_core
Instantiation

Definition at line 153 of file tb_nexys4_cram.vhd.

◆ uut

uut nexys4_cram_aif
Instantiation

Definition at line 180 of file tb_nexys4_cram.vhd.

◆ busdly

busdly simbididly
Instantiation

Definition at line 198 of file tb_nexys4_cram.vhd.

◆ mem

mem mt45w8mw16b
Instantiation

Definition at line 213 of file tb_nexys4_cram.vhd.

◆ sermstr

sermstr serport_master_tb
Instantiation

Definition at line 235 of file tb_nexys4_cram.vhd.


The documentation for this design unit was generated from the following file: